## Nemónicos de mi procesador

| # de Bits                                 | 1     | 3   | 6  | 6  | 6  | 1   | 1  | 1     | 16    | 1     | 2    | 16  | 1   |
|-------------------------------------------|-------|-----|----|----|----|-----|----|-------|-------|-------|------|-----|-----|
| Nem                                       | CmpAL | F   | @D | @A | @B | MX1 | RW | Reset | IMMED | Rb/IM | Cond | Tkn | OUT |
| INSTRUCCIONES I/O DEL PROCESADOR          |       |     |    |    |    |     |    |       |       |       |      |     |     |
| IN [R1] [DATAIN]                          | Χ     | Χ   | R1 | Х  | Χ  | 0   | 1  | 0     | Х     | 0     | 00   | Х   | 0   |
| OUT [R1]                                  | Χ     | Х   | X  | Х  | R1 | 0   | 0  | 0     | Х     | 0     | 00   | Х   | 1   |
| RESETFILEREG                              | Χ     | Χ   | Х  | Х  | Χ  | 0   | Х  | 1     | Х     | 0     | 00   | Х   | 0   |
| INSTRUCCIONES DE LA UNIDAD ARITMÉTICA     |       |     |    |    |    |     |    |       |       |       |      |     |     |
| ADDI [R3] [R1] [R2]                       | 0     | 100 | R3 | R1 | R2 | 1   | 1  | 0     | X     | 0     | 00   | X   | 0   |
| SUB [R3] [R1] [R2]                        | 0     | 101 | R3 | R1 | R2 | 1   | 1  | 0     | Х     | 0     | 00   | Х   | 0   |
| ANDI [R3] [R1] [R2]                       | 0     | 000 | R3 | R1 | R2 | 1   | 1  | 0     | Х     | 0     | 00   | Х   | 0   |
| XOR [R3] [R1] [R2]                        | 0     | 010 | R3 | R1 | R2 | 1   | 1  | 0     | X     | 0     | 00   | Х   | 0   |
| NOT [R2] [R1]                             | 0     | 011 | R2 | R1 | Χ  | 1   | 1  | 0     | Х     | 0     | 00   | Х   | 0   |
| SHA [R3] [R2] [R1]                        | 0     | 110 | R3 | R1 | R2 | 1   | 1  | 0     | Х     | 0     | 00   | Х   | 0   |
| SHL [R3] [R1] [R2]                        | 0     | 111 | R3 | R1 | R2 | 1   | 1  | 0     | Х     | 0     | 00   | Х   | 0   |
| INSTRUCCIONES DE LA UNIDAD DE COMPARACIÓN |       |     |    |    |    |     |    |       |       |       |      |     |     |
| CMPLT [R1] [R2] JL [I]                    | 1     | 000 | X  | R1 | R2 | 0   | 0  | 0     | Х     | 0     | 01   | I   | 0   |
| CMPLTU [R1] [R2] JL [I]                   | 1     | 100 | X  | R1 | R2 | 0   | 0  | 0     | X     | 0     | 01   | I   | 0   |
| CMPLEQ [R1] [R2] JL [I]                   | 1     | 001 | Х  | R1 | R2 | 0   | 0  | 0     | Х     | 0     | 01   | I   | 0   |
| CMPLEQU [R1] [R2] JL [I]                  | 1     | 101 | Χ  | R1 | R2 | 0   | 0  | 0     | Х     | 0     | 01   | I   | 0   |
| JA [I]                                    | X     | Χ   | Χ  | Х  | Χ  | 0   | 0  | 0     | Х     | 0     | 11   | I   | 0   |